Improved Overlay Alignment of Thin-film Transistors and their Electrical Behaviour for Flexible Display Technology
dc.comment.hidden | Patent-related issues exist in this thesis. Thus, please delay disclosure to the public. | en |
dc.contributor.author | Pathirane, Minoli | |
dc.date.accessioned | 2010-12-20T16:32:51Z | |
dc.date.available | 2015-05-01T05:30:40Z | |
dc.date.issued | 2010-12-20T16:32:51Z | |
dc.date.submitted | 2010 | |
dc.description.abstract | The integration of hydrogenated amorphous silicon (a-Si:H) thin-film transistors (TFTs) with plastic substrates enables emerging technologies such as flexible organic light emitting diode (OLED) displays. Current a-Si fabrication processes, however, create residual thin film stress that affects the underlying flexible substrate due to its high mismatch in the coefficient of thermal expansion resulting in a dimensional instability for fabricating TFTs on large area flexible substrates. The motivation of this thesis is to reduce this non-uniformity and improve fabrication throughput of bottom-gated inverted-staggered a-Si:H TFTs on flexible substrates. This thesis therefore encompasses the study of overlay misalignment on TFTs over 3 inch flexible substrates and investigates the electrical characteristics of the TFTs fabricated on plastic platforms. To reduce overlay misalignment of TFTs fabricated on flexible substrates, a plastic-on-carrier lamination process has been developed. The technique comprises of a polyimide tape to attach a 125 um-thick poly-ethylene-napthalate (PEN) flexible substrate to a rigid carrier. This process has been used to minimize stress induced strain of the PEN substrate during the fabrication process; strain, which has been observed after processing a-Si:H TFTs on free-standing substrates. This technique would in turn assist in fabricating uniform stacked-layers as required for a-Si:H TFT fabrication on the PEN substrates. Overlay misalignment is measured after each of the 5 consecutive lithographic steps at 4 corner-most edges of the PEN substrates using a standard optical microscope. Results have shown an overlay misalignment reduction from 21 um to 2 um on average based on the TFTs fabricated on free-standing flexible substrates while ensuring a centre alignment accuracy of +/- 0.5 um. Post fabrication adhesive removal to separate the PEN substrate from the rigid carrier has been accomplished by sample immersion in acetone. The results present a significant increase in fabrication throughput by reducing lithographic overlay misalignment such that the resolution of large-area flexible electronics would be enhanced. Electrical characteristics show the average performance of a-Si:H TFTs with an ON/OFF current ratio of 10^8, field effect mobility of ~0.8 cm^2/Vs, and gate leakage current of 10^-13 A. | en |
dc.description.embargoterms | 1 year | en |
dc.identifier.uri | http://hdl.handle.net/10012/5672 | |
dc.language.iso | en | en |
dc.pending | true | en |
dc.publisher | University of Waterloo | en |
dc.subject | thin-film transistor | en |
dc.subject | overlay alignment | en |
dc.subject | stress compensation | en |
dc.subject.program | Electrical and Computer Engineering | en |
dc.title | Improved Overlay Alignment of Thin-film Transistors and their Electrical Behaviour for Flexible Display Technology | en |
dc.type | Master Thesis | en |
uws-etd.degree | Master of Applied Science | en |
uws-etd.degree.department | Electrical and Computer Engineering | en |
uws.peerReviewStatus | Unreviewed | en |
uws.scholarLevel | Graduate | en |
uws.typeOfResource | Text | en |