Show simple item record

dc.contributor.authorSonek, Alexander
dc.date.accessioned2014-04-29 19:32:31 (GMT)
dc.date.available2014-04-29 19:32:31 (GMT)
dc.date.issued2014-04-29
dc.date.submitted2014-04-29
dc.identifier.urihttp://hdl.handle.net/10012/8383
dc.description.abstractCurrent ASIC only designs which interface with a general purpose processor are fairly restricted as far as their ability to be upgraded after fabrication. The primary intent of the research documented in this thesis is to determine if the inclusion of FPGAs in existing ASIC designs can be considered as an option for alleviating this constraint by analyzing the performance of such a framework as a replacement for the parsing logic in a typical network switch. This thesis also covers an ancilliary goal of the research which is to compare the various methods used to reconfigure modern FPGAs, including the use of self initiated dynamic partial reconfiguration, in regards to the degree in which they interrupt the operation of the device in which an FPGA is embedded. This portion of the research is also conducted in the context of a network switch and focuses on the ability of the network switch to reconfigure itself dynamically when presented with a new type of network traffic.en
dc.language.isoenen
dc.publisherUniversity of Waterlooen
dc.subjectFPGAen
dc.subjectCoarse Graineden
dc.subjectFine Graineden
dc.titleHeader Parsing Logic in Network Switches Using Fine and Coarse-Grained Dynamic Reconfiguration Strategiesen
dc.typeMaster Thesisen
dc.pendingfalse
dc.subject.programElectrical and Computer Engineeringen
uws-etd.degree.departmentElectrical and Computer Engineeringen
uws-etd.degreeMaster of Applied Scienceen
uws.typeOfResourceTexten
uws.peerReviewStatusUnrevieweden
uws.scholarLevelGraduateen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record


UWSpace

University of Waterloo Library
200 University Avenue West
Waterloo, Ontario, Canada N2L 3G1
519 888 4883

All items in UWSpace are protected by copyright, with all rights reserved.

DSpace software

Service outages