Show simple item record

dc.contributor.authorO'Sullivan, Conor
dc.date.accessioned2013-09-23 13:49:25 (GMT)
dc.date.available2013-09-23 13:49:25 (GMT)
dc.date.issued2013-09-23T13:49:25Z
dc.date.submitted2013
dc.identifier.urihttp://hdl.handle.net/10012/7888
dc.description.abstractA test chip design is presented for the characterization of process variations and Through Silicon Via (TSV) induced mechanical stress in 3D integrated circuits. The chip was de- signed, layed-out, and taped-out for fabrication in a 130nm Tezzaron/GlobalFoundries process through CMC microsystems. The test chip takes advantage of the architecture of 3D ICs to split its test structure onto the two tiers of the 3D IC, achieving a device array density of 40.94 m2 per device. The design also has a high spatial resolution and measurement delity compared to similar 2D variation characterization test structures. Background leakage subtraction and radial ltering are two techniques that are ap- plied to the chip's measurements to reduce its error further for subthreshold device current measurements and stress-induced mobility measurements, respectively. Experimental mea- surements are be taken from the chip using a custom PCB measurement setup once the chip has returned from fabrication.en
dc.language.isoenen
dc.publisherUniversity of Waterlooen
dc.subject3Den
dc.subjectTSVen
dc.subjectprocess variationsen
dc.titleTest Chip Design for Process Variation Characterization in 3D Integrated Circuitsen
dc.typeMaster Thesisen
dc.pendingfalseen
dc.subject.programElectrical and Computer Engineeringen
uws-etd.degree.departmentElectrical and Computer Engineeringen
uws-etd.degreeMaster of Architectureen
uws.typeOfResourceTexten
uws.peerReviewStatusUnrevieweden
uws.scholarLevelGraduateen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record


UWSpace

University of Waterloo Library
200 University Avenue West
Waterloo, Ontario, Canada N2L 3G1
519 888 4883

All items in UWSpace are protected by copyright, with all rights reserved.

DSpace software

Service outages